# **BCA-3-03T: Computer System Architecture**

Total Marks: 100 External Marks: 70 Internal Marks: 30

Credits: 4

Pass Percentage: 35%

#### INSTRUCTIONS FOR THE PAPER SETTER/EXAMINER

- 1. The syllabus prescribed should be strictly adhered to.
- 2. The question paper will consist of three sections: A, B, and C. Sections A and B will have four questions from the respective sections of the syllabus and will carry 10 marks each. The candidates will attempt two questions from each section.
- 3. Section C will have fifteen short answer questions covering the entire syllabus. Each question will carry 3 marks. Candidates will attempt any ten questions from this section.
- 4. The examiner shall give a clear instruction to the candidates to attempt questions only at one place and only once. Second or subsequent attempts, unless the earlier ones have been crossed out, shall not be evaluated.
- 5. The duration of each paper will be three hours.

### INSTRUCTIONS FOR THE CANDIDATES

Candidates are required to attempt any two questions each from the sections A and B of the question paper and any ten short q questions from Section C. They have to attempt questions only at one place and only once. Second or subsequent attempts, unless the earlier ones have been crossed out, shall not be evaluated.

| Course: Computer System Architecture                               |                                                                                                                               |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Course Code: BCA-3-03T                                             |                                                                                                                               |
| Course Outcomes (COs)                                              |                                                                                                                               |
| After the completion of this course, the students will be able to: |                                                                                                                               |
| CO1                                                                | Explain the organization of basic computer, its design and the design of control unit.                                        |
| CO2                                                                | Demonstrate the working of central processing unit and RISC and CISC Architecture.                                            |
| CO3                                                                | Describe the operations and language of the register transfer, micro operations and input- output organization.               |
| CO4                                                                | Understand the organization of memory and memory management hardware.                                                         |
| CO5                                                                | Elaborate advanced concepts of computer architecture, Parallel Processing, inter processor communication and synchronization. |

## **Section A**

**Unit I: Basics of Data Representation-** Number System, Conversions of Number Systems, 1's and 2's Complements, fixed and floating point representation, character representation, addition, subtraction, magnitude comparison.

**Unit II**: **Introduction to Boolean algebra** - Logic gates, Boolean algebra, K-Maps, Sum of Products, Product of Sums.

**Unit III: Combinational circuits and Sequential Circuits:** decoders, multiplexors, Encoders, DE-multiplexers Half Adders, Full Adders, Flip Flops, registers, counters and memory units.

**Unit IV: Basic Computer Organization and Design**- Computer Architecture, Structure, Computer registers, Common Bus Systems, Arithmetic, Logical, Shift Micro-operations, and Design of ALU.

## Section B

Unit V: Timing and Control Unit-Instruction cycle, Memory reference instructions, Register reference instructions, Input-output instructions, Design of Timing and Control Unit.

**Unit VI: Design of Central Processing Unit:** Register organization, stack organization, Register Organization, one address instructions, two address instructions, and three address instructions. Instruction formats, addressing modes.

**Unit VII: Input-Output Organization:** I/O interfaces, Data transfer schemes. I/O control mechanisms - Program controlled, Interrupt controlled and DMA controller.

**Unit VIII**: **Memory Unit**: Memory hierarchy, High-speed memories, Organization of a Cache memory unit, Virtual memory, Memory management.

#### **Reference Books**

- Mano, Morris M., "Computer System Architecture", 3<sup>rd</sup> ed., Prentice Hall, 2007
- Hayes, J.P., "Computer Architecture and Organization", McGraw Hill, 1998
- Hennessy, J.L., Patterson, D.A, and Goldberg, D., "Computer Architecture a Quantitative Approach", Pearson Education Asia, 2005
- Leigh, W.E. and Ali, D.L., "System Architecture: software and hardware concepts", South Western Publishing Co., 2000